Editor Version ×
Standard

1.Easy to use and quick to get started

2.The process supports design scales of 300 devices or 1000 pads

3.Supports simple circuit simulation

4.For students, teachers, creators

Profession

1.Brand new interactions and interfaces

2.Smooth support for design sizes of over 5,000 devices or 10,000 pads

3.More rigorous design constraints, more standardized processes

4.For enterprises, more professional users

Ongoing

STD IRT_G5_DEPELSENAIRE-COLIN_PARTIE-PIC-OPTIMALISER - 2.0

License:

Mode: Editors' pick

Cloned from IRT_G5_DEPELSENAIRE-COLIN_PARTIE-PIC-OPTIMALISER

  • 151
  • 0
  • 0
Update time: 2020-10-06 10:12:52
Creation time: 2020-10-04 09:27:08
Description
Empty
Design Drawing
schematic diagram
1 /
PCB
1 /
The preview image was not generated, please save it again in the editor.
ID Name Designator Footprint Quantity
1 Header-Female-2.54_1x2 PILE HDR-TH_2P-P2.54-V-M 1
2 16F628AP U1 DIP18 1
3 1k R4,R5,R7,R6,R10,R11,R9,R8,R3 R_AXIAL-0.3 9
4 720 R-SW1,R1 R_AXIAL-0.3 2
5 10k R2 R_AXIAL-0.3 1
6 Header-Female-2.54_1x5 G3 HDR-TH_5P-P2.54-V 1
7 DS1128-04-S8B8P-X RJ45 RJ45-TH_DS1128-04 1
8 100uF C1 CAP-TH_BD6.3-P2.50-D1.0-FD 1
9 ABI-001-RC B1 MAGNETICBUZZER_PROSIGNAL_ABI-010-RC 1
10 LED-3MM D1,D2,D3,D4,D5,D6,D7,D8,D9,D10,D11 LED-3MM/2.54 11
11 1N4148 D20,D21,D23,D22,D26,D27,D25,D24 DO-35_BD2.0-L4.0-P8.00-D0.5-FD 8
12 40nF C2 RAD-0.1 1
13 TS-1102-5016 SW1 SW-TH_4P-L6.0-W6.0-P3.90-LS6.5 1

Unfold

Project Attachments
Empty
Project Members
Related Projects
Change a batch
Loading...
Add to album ×

Loading...

reminder ×

Do you need to add this project to the album?

服务时间

周一至周五 9:00~18:00
  • 0755 - 2382 4495
  • 153 6159 2675

服务时间

周一至周五 9:00~18:00
  • 立创EDA微信号

    easyeda

  • QQ交流群

    664186054

  • 立创EDA公众号

    lceda-cn