Editor Version ×
Standard

1.Easy to use and quick to get started

2.The process supports design scales of 300 devices or 1000 pads

3.Supports simple circuit simulation

4.For students, teachers, creators

Profession

1.Brand new interactions and interfaces

2.Smooth support for design sizes of over 5,000 devices or 10,000 pads

3.More rigorous design constraints, more standardized processes

4.For enterprises, more professional users

Ongoing

STD LZX Cadet VII Processor (WIP)

License: CC-BY-NC-SA 3.0

Mode: Editors' pick

  • 178
  • 0
  • 0
Update time: 2022-01-03 18:14:04
Creation time: 2021-12-28 20:44:21
Description
Empty
Design Drawing
schematic diagram
1 /
PCB
1 /
The preview image was not generated, please save it again in the editor.
ID Name Designator Footprint Quantity
1 10uF C1,C2 CAP-TH_BD5.0-P2.00-D0.8-FD 2
2 100nF C3,C4,C5,C6 C0805 4
3 1N4001_C2456 D1,D2 DO-41_BD2.4-L4.7-P8.70-D0.9-RD 2
4 1 I1,I2 2P-5.08 2
5 Thonkiconn PJ-398SM J1,J2,J3 THONKICONN PJ398SM 3
6 HCB3216KF-401T20 L1,L2 L1206 2
7 HDR-IDC-2.54-2X5P P1 IDC-TH_10P-P2.54_C5665 1
8 1k R1,R3,R4,R5,R6,R10,R12,R15,R18 R0603 9
9 499r R2,R9,R11 R0603 3
10 100k R7,R8 R0603 2
11 10k R13,R14 R0603 2
12 4.99k R16,R17 R0603 2
13 20k R19 R0603 1
14 POT 10k RV1 ALPS_POT 1
15 POT RV2 ALPS_POT 1
16 SWITCH-DPDT S1 EG2211 1
17 TL431 U2 SOT-23-3_L2.9-W1.6-P1.90-LS2.8-BR 1
18 1 V1,V2 HDR1X2 2
19 ADA4851-4YRUZ-RL7 U1 TSSOP-14_L5.0-W4.4-P0.65-LS6.4-BL 1
20 TL074CNSR U3 SOIC-14_L10.0-W5.5-P1.27-LS7.8-BL 1

Unfold

Project Attachments
Empty
Project Members
Related Projects
Change a batch
Loading...
Add to album ×

Loading...

reminder ×

Do you need to add this project to the album?

服务时间

周一至周五 9:00~18:00
  • 0755 - 2382 4495
  • 153 6159 2675

服务时间

周一至周五 9:00~18:00
  • 立创EDA微信号

    easyeda

  • QQ交流群

    664186054

  • 立创EDA公众号

    lceda-cn